- enable S/PDIF optical output

- set the proper noise shape filter


git-svn-id: svn://svn.rockbox.org/rockbox/trunk@6959 a1c6a512-1295-4272-9138-f99709370657
This commit is contained in:
Marcoen Hirschberg 2005-07-01 07:55:19 +00:00
parent c2577c8a47
commit e02a1a534d
4 changed files with 31 additions and 8 deletions

View file

@ -71,7 +71,7 @@ void power_init(void)
GPIO_ENABLE |= 0x80000000; GPIO_ENABLE |= 0x80000000;
GPIO_FUNCTION |= 0x80000000; GPIO_FUNCTION |= 0x80000000;
#ifdef HAVE_SPDIF_POWER #ifdef HAVE_SPDIF_POWER
spdif_power_enable(false); spdif_power_enable(true);
#endif #endif
#else #else
#ifdef HAVE_POWEROFF_ON_PB5 #ifdef HAVE_POWEROFF_ON_PB5

View file

@ -279,3 +279,17 @@ void uda1380_set_monitor(int enable)
uda1380_write_reg(REG_MIX_VOL, (uda1380_regs[REG_MIX_VOL] & 0x00FF) | MIX_VOL_CH_2(0xff)); uda1380_write_reg(REG_MIX_VOL, (uda1380_regs[REG_MIX_VOL] & 0x00FF) | MIX_VOL_CH_2(0xff));
} }
} }
/* Change the order of the noise chaper, 5th order is recommended above 32kHz */
void uda1380_set_nsorder(int order)
{
switch(order)
{
case 5:
uda1380_write_reg(REG_MIX_CTL, uda1380_regs[REG_MIX_CTL] | MIX_CTL_SEL_NS);
break;
case 3:
default:
uda1380_write_reg(REG_MIX_CTL, uda1380_regs[REG_MIX_CTL] & ~MIX_CTL_SEL_NS);
}
}

View file

@ -28,6 +28,7 @@ extern void uda1380_set_bass(int value);
extern void uda1380_set_treble(int value); extern void uda1380_set_treble(int value);
extern int uda1380_mute(int mute); extern int uda1380_mute(int mute);
extern void uda1380_close(void); extern void uda1380_close(void);
extern void uda1380_set_nsorder(int order);
extern void uda1380_enable_recording(bool source_mic); extern void uda1380_enable_recording(bool source_mic);
extern void uda1380_disable_recording(void); extern void uda1380_disable_recording(void);
@ -135,6 +136,7 @@ extern void uda1380_set_monitor(int enable);
#define REG_MIX_CTL 0x14 #define REG_MIX_CTL 0x14
#define MIX_CTL_MIX_POS (1 << 13) #define MIX_CTL_MIX_POS (1 << 13)
#define MIX_CTL_MIX (1 << 12) #define MIX_CTL_MIX (1 << 12)
#define MIX_CTL_SEL_NS (1 << 14)
/* REG_DEC_VOL: Decimator (ADC) volume control */ /* REG_DEC_VOL: Decimator (ADC) volume control */
#define REG_DEC_VOL 0x20 #define REG_DEC_VOL 0x20

View file

@ -106,6 +106,7 @@ static void dma_start(const void *addr, long size)
/* Reset the audio FIFO */ /* Reset the audio FIFO */
IIS2CONFIG = 0x800; IIS2CONFIG = 0x800;
EBU1CONFIG = 0x800;
/* Set up DMA transfer */ /* Set up DMA transfer */
SAR0 = ((unsigned long)addr); /* Source address */ SAR0 = ((unsigned long)addr); /* Source address */
@ -113,7 +114,9 @@ static void dma_start(const void *addr, long size)
BCR0 = size; /* Bytes to transfer */ BCR0 = size; /* Bytes to transfer */
/* Enable the FIFO and force one write to it */ /* Enable the FIFO and force one write to it */
IIS2CONFIG = (pcm_freq << 12) | 0x300; IIS2CONFIG = (pcm_freq << 12) | 0x300 | 4 << 2;
/* Also send the audio to S/PDIF */
EBU1CONFIG = 7 << 12 | 3 << 8 | 5 << 2;
DCR0 = DMA_INT | DMA_EEXT | DMA_CS | DMA_SINC | DMA_START; DCR0 = DMA_INT | DMA_EEXT | DMA_CS | DMA_SINC | DMA_START;
} }
@ -140,6 +143,7 @@ static void dma_stop(void)
DCR0 = 0; DCR0 = 0;
/* Reset the FIFO */ /* Reset the FIFO */
IIS2CONFIG = 0x800; IIS2CONFIG = 0x800;
EBU1CONFIG = 0x800;
} }
/* sets frequency of input to DAC */ /* sets frequency of input to DAC */
@ -148,16 +152,17 @@ void pcm_set_frequency(unsigned int frequency)
switch(frequency) switch(frequency)
{ {
case 11025: case 11025:
pcm_freq = 0x2; pcm_freq = 0x4;
uda1380_set_nsorder(3);
break; break;
case 22050: case 22050:
pcm_freq = 0x4; pcm_freq = 0x6;
uda1380_set_nsorder(3);
break; break;
case 44100: case 44100:
pcm_freq = 0x6;
break;
default: default:
pcm_freq = 0x6; pcm_freq = 0xC;
uda1380_set_nsorder(5);
break; break;
} }
} }
@ -266,7 +271,8 @@ void pcm_play_pause(bool play)
SAR0 = (unsigned long)next_start; SAR0 = (unsigned long)next_start;
BCR0 = next_size; BCR0 = next_size;
/* Enable the FIFO and force one write to it */ /* Enable the FIFO and force one write to it */
IIS2CONFIG = (pcm_freq << 12) | 0x300; IIS2CONFIG = (pcm_freq << 12) | 0x300 | 4 << 2;
EBU1CONFIG = 7 << 12 | 3 << 8 | 5 << 2;
DCR0 |= DMA_EEXT | DMA_START; DCR0 |= DMA_EEXT | DMA_START;
} }
else if(!pcm_paused && !play) else if(!pcm_paused && !play)
@ -275,6 +281,7 @@ void pcm_play_pause(bool play)
/* Disable DMA peripheral request. */ /* Disable DMA peripheral request. */
DCR0 &= ~DMA_EEXT; DCR0 &= ~DMA_EEXT;
IIS2CONFIG = 0x800; IIS2CONFIG = 0x800;
EBU1CONFIG = 0x800;
} }
pcm_paused = !play; pcm_paused = !play;
} }