77934cbc96
git-svn-id: svn://svn.rockbox.org/rockbox/trunk@19140 a1c6a512-1295-4272-9138-f99709370657
210 lines
5.9 KiB
C
210 lines
5.9 KiB
C
/*
|
|
|
|
libdemac - A Monkey's Audio decoder
|
|
|
|
$Id$
|
|
|
|
Copyright (C) Dave Chapman 2007
|
|
|
|
ARMv4 vector math copyright (C) 2008 Jens Arnold
|
|
|
|
This program is free software; you can redistribute it and/or modify
|
|
it under the terms of the GNU General Public License as published by
|
|
the Free Software Foundation; either version 2 of the License, or
|
|
(at your option) any later version.
|
|
|
|
This program is distributed in the hope that it will be useful,
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
GNU General Public License for more details.
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
along with this program; if not, write to the Free Software
|
|
Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110, USA
|
|
|
|
*/
|
|
|
|
static inline void vector_add(int32_t* v1, int32_t* v2)
|
|
{
|
|
#if ORDER > 32
|
|
int cnt = ORDER>>5;
|
|
#endif
|
|
|
|
#define ADDBLOCK4 \
|
|
"ldmia %[v1], {r0-r3} \n" \
|
|
"ldmia %[v2]!, {r4-r7} \n" \
|
|
"add r0, r0, r4 \n" \
|
|
"add r1, r1, r5 \n" \
|
|
"add r2, r2, r6 \n" \
|
|
"add r3, r3, r7 \n" \
|
|
"stmia %[v1]!, {r0-r3} \n"
|
|
|
|
asm volatile (
|
|
"1: \n"
|
|
ADDBLOCK4
|
|
ADDBLOCK4
|
|
ADDBLOCK4
|
|
ADDBLOCK4
|
|
#if ORDER > 16
|
|
ADDBLOCK4
|
|
ADDBLOCK4
|
|
ADDBLOCK4
|
|
ADDBLOCK4
|
|
#endif
|
|
#if ORDER > 32
|
|
"subs %[cnt], %[cnt], #1 \n"
|
|
"bne 1b \n"
|
|
#endif
|
|
: /* outputs */
|
|
#if ORDER > 32
|
|
[cnt]"+r"(cnt),
|
|
#endif
|
|
[v1] "+r"(v1),
|
|
[v2] "+r"(v2)
|
|
: /* inputs */
|
|
: /* clobbers */
|
|
"r0", "r1", "r2", "r3", "r4",
|
|
"r5", "r6", "r7", "memory"
|
|
);
|
|
}
|
|
|
|
static inline void vector_sub(int32_t* v1, int32_t* v2)
|
|
{
|
|
#if ORDER > 32
|
|
int cnt = ORDER>>5;
|
|
#endif
|
|
|
|
#define SUBBLOCK4 \
|
|
"ldmia %[v1], {r0-r3} \n" \
|
|
"ldmia %[v2]!, {r4-r7} \n" \
|
|
"sub r0, r0, r4 \n" \
|
|
"sub r1, r1, r5 \n" \
|
|
"sub r2, r2, r6 \n" \
|
|
"sub r3, r3, r7 \n" \
|
|
"stmia %[v1]!, {r0-r3} \n"
|
|
|
|
asm volatile (
|
|
"1: \n"
|
|
SUBBLOCK4
|
|
SUBBLOCK4
|
|
SUBBLOCK4
|
|
SUBBLOCK4
|
|
#if ORDER > 16
|
|
SUBBLOCK4
|
|
SUBBLOCK4
|
|
SUBBLOCK4
|
|
SUBBLOCK4
|
|
#endif
|
|
#if ORDER > 32
|
|
"subs %[cnt], %[cnt], #1 \n"
|
|
"bne 1b \n"
|
|
#endif
|
|
: /* outputs */
|
|
#if ORDER > 32
|
|
[cnt]"+r"(cnt),
|
|
#endif
|
|
[v1] "+r"(v1),
|
|
[v2] "+r"(v2)
|
|
: /* inputs */
|
|
: /* clobbers */
|
|
"r0", "r1", "r2", "r3", "r4",
|
|
"r5", "r6", "r7", "memory"
|
|
);
|
|
}
|
|
|
|
static inline int32_t scalarproduct(int32_t* v1, int32_t* v2)
|
|
{
|
|
int res = 0;
|
|
#if ORDER > 32
|
|
int cnt = ORDER>>5;
|
|
#endif
|
|
|
|
asm volatile (
|
|
#if ORDER > 16
|
|
"ldmia %[v2]!, {r6-r7} \n"
|
|
"1: \n"
|
|
"ldmia %[v1]!, {r0,r1,r3-r5} \n"
|
|
"mla %[res], r6, r0, %[res] \n"
|
|
"mla %[res], r7, r1, %[res] \n"
|
|
"ldmia %[v2]!, {r0-r2,r6-r8} \n"
|
|
"mla %[res], r0, r3, %[res] \n"
|
|
"mla %[res], r1, r4, %[res] \n"
|
|
"mla %[res], r2, r5, %[res] \n"
|
|
"ldmia %[v1]!, {r0-r4} \n"
|
|
"mla %[res], r6, r0, %[res] \n"
|
|
"mla %[res], r7, r1, %[res] \n"
|
|
"mla %[res], r8, r2, %[res] \n"
|
|
"ldmia %[v2]!, {r0,r1,r6-r8} \n"
|
|
"mla %[res], r0, r3, %[res] \n"
|
|
"mla %[res], r1, r4, %[res] \n"
|
|
"ldmia %[v1]!, {r0-r5} \n"
|
|
"mla %[res], r6, r0, %[res] \n"
|
|
"mla %[res], r7, r1, %[res] \n"
|
|
"mla %[res], r8, r2, %[res] \n"
|
|
"ldmia %[v2]!, {r0-r2,r6,r7} \n"
|
|
"mla %[res], r0, r3, %[res] \n"
|
|
"mla %[res], r1, r4, %[res] \n"
|
|
"mla %[res], r2, r5, %[res] \n"
|
|
"ldmia %[v1]!, {r0,r1,r3-r5} \n"
|
|
"mla %[res], r6, r0, %[res] \n"
|
|
"mla %[res], r7, r1, %[res] \n"
|
|
"ldmia %[v2]!, {r0-r2,r6-r8} \n"
|
|
"mla %[res], r0, r3, %[res] \n"
|
|
"mla %[res], r1, r4, %[res] \n"
|
|
"mla %[res], r2, r5, %[res] \n"
|
|
"ldmia %[v1]!, {r0-r4} \n"
|
|
"mla %[res], r6, r0, %[res] \n"
|
|
"mla %[res], r7, r1, %[res] \n"
|
|
"mla %[res], r8, r2, %[res] \n"
|
|
"ldmia %[v2]!, {r0,r1,r6-r8} \n"
|
|
"mla %[res], r0, r3, %[res] \n"
|
|
"mla %[res], r1, r4, %[res] \n"
|
|
"ldmia %[v1]!, {r0-r5} \n"
|
|
"mla %[res], r6, r0, %[res] \n"
|
|
"mla %[res], r7, r1, %[res] \n"
|
|
"mla %[res], r8, r2, %[res] \n"
|
|
#if ORDER > 32
|
|
"ldmia %[v2]!, {r0-r2,r6,r7} \n"
|
|
#else
|
|
"ldmia %[v2]!, {r0-r2} \n"
|
|
#endif
|
|
"mla %[res], r0, r3, %[res] \n"
|
|
"mla %[res], r1, r4, %[res] \n"
|
|
"mla %[res], r2, r5, %[res] \n"
|
|
#if ORDER > 32
|
|
"subs %[cnt], %[cnt], #1 \n"
|
|
"bne 1b \n"
|
|
#endif
|
|
|
|
#else /* ORDER <= 16 */
|
|
|
|
#define MLABLOCK4 \
|
|
"ldmia %[v1]!, {r0-r3} \n" \
|
|
"ldmia %[v2]!, {r4-r7} \n" \
|
|
"mla %[res], r4, r0, %[res] \n" \
|
|
"mla %[res], r5, r1, %[res] \n" \
|
|
"mla %[res], r6, r2, %[res] \n" \
|
|
"mla %[res], r7, r3, %[res] \n"
|
|
|
|
MLABLOCK4
|
|
MLABLOCK4
|
|
MLABLOCK4
|
|
MLABLOCK4
|
|
#endif /* ORDER <= 16 */
|
|
: /* outputs */
|
|
#if ORDER > 32
|
|
[cnt]"+r"(cnt),
|
|
#endif
|
|
[v1] "+r"(v1),
|
|
[v2] "+r"(v2),
|
|
[res]"+r"(res)
|
|
: /* inputs */
|
|
: /* clobbers */
|
|
"r0", "r1", "r2", "r3",
|
|
"r4", "r5", "r6", "r7"
|
|
#if ORDER > 16
|
|
,"r8"
|
|
#endif
|
|
);
|
|
return res;
|
|
}
|