2006-12-19 11:33:53 +00:00
|
|
|
/***************************************************************************
|
|
|
|
* __________ __ ___.
|
|
|
|
* Open \______ \ ____ ____ | | _\_ |__ _______ ___
|
|
|
|
* Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ /
|
|
|
|
* Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < <
|
|
|
|
* Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \
|
|
|
|
* \/ \/ \/ \/ \/
|
|
|
|
* $Id$
|
|
|
|
*
|
|
|
|
* Copyright (C) 2002 by Linus Nielsen Feltzing
|
|
|
|
*
|
2008-06-28 18:10:04 +00:00
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version 2
|
|
|
|
* of the License, or (at your option) any later version.
|
2006-12-19 11:33:53 +00:00
|
|
|
*
|
|
|
|
* This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY
|
|
|
|
* KIND, either express or implied.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
#include "config.h"
|
|
|
|
#include "cpu.h"
|
|
|
|
|
|
|
|
.section .init.text,"ax",%progbits
|
|
|
|
|
|
|
|
.global start
|
|
|
|
start:
|
|
|
|
|
|
|
|
/* PortalPlayer bootloader and startup code based on startup.s from the iPodLinux
|
|
|
|
* loader
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003, Daniel Palffy (dpalffy (at) rainstorm.org)
|
|
|
|
* Copyright (c) 2005, Bernard Leach <leachbj@bouncycastle.org>
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#if CONFIG_CPU == PP5002
|
2007-11-27 01:20:26 +00:00
|
|
|
.equ PROC_ID, 0xc4000000
|
|
|
|
.equ CPU_CTRL, 0xcf004054
|
|
|
|
.equ CPU_STATUS, 0xcf004050
|
|
|
|
.equ COP_CTRL, 0xcf004058
|
|
|
|
.equ COP_STATUS, 0xcf004050
|
|
|
|
.equ IIS_CONFIG, 0xc0002500
|
|
|
|
.equ SLEEP, 0xca
|
|
|
|
.equ WAKE, 0xce
|
|
|
|
.equ CPUSLEEPING, 0x8000
|
|
|
|
.equ COPSLEEPING, 0x4000
|
|
|
|
.equ CACHE_CTRL, 0xcf004024
|
2009-10-19 21:38:52 +00:00
|
|
|
.equ CACHE_ENAB, 0x2 /* Actually the CACHE_CTL_INIT flag */
|
2006-12-19 11:33:53 +00:00
|
|
|
#else
|
2007-11-27 01:20:26 +00:00
|
|
|
.equ PROC_ID, 0x60000000
|
|
|
|
.equ CPU_CTRL, 0x60007000
|
|
|
|
.equ CPU_STATUS, 0x60007000
|
|
|
|
.equ COP_CTRL, 0x60007004
|
|
|
|
.equ COP_STATUS, 0x60007004
|
|
|
|
.equ IIS_CONFIG, 0x70002800
|
|
|
|
.equ SLEEP, 0x80000000
|
|
|
|
.equ WAKE, 0x0
|
|
|
|
.equ CPUSLEEPING, 0x80000000
|
|
|
|
.equ COPSLEEPING, 0x80000000
|
|
|
|
.equ CACHE_CTRL, 0x6000c000
|
|
|
|
.equ CACHE_ENAB, 0x1
|
2006-12-19 11:33:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
msr cpsr_c, #0xd3 /* enter supervisor mode, disable IRQ */
|
2007-09-09 11:20:20 +00:00
|
|
|
#ifndef E200R_INSTALLER
|
2006-12-19 11:33:53 +00:00
|
|
|
/* 1 - Copy the bootloader to IRAM */
|
|
|
|
/* get the high part of our execute address */
|
2007-09-29 06:17:33 +00:00
|
|
|
bic r0, pc, #0xff /* r4 = pc & 0xffffff00 */
|
2006-12-19 11:33:53 +00:00
|
|
|
|
|
|
|
/* Copy bootloader to safe area - 0x40000000 (IRAM) */
|
2007-09-29 06:17:33 +00:00
|
|
|
mov r1, #0x40000000
|
|
|
|
ldr r2, =_dataend
|
2006-12-19 11:33:53 +00:00
|
|
|
1:
|
2007-09-29 06:17:33 +00:00
|
|
|
cmp r2, r1
|
|
|
|
ldrhi r3, [r0], #4
|
|
|
|
strhi r3, [r1], #4
|
|
|
|
bhi 1b
|
2006-12-19 11:33:53 +00:00
|
|
|
|
|
|
|
#ifndef IPOD_ARCH
|
|
|
|
/* For builds on targets with mi4 firmware, scramble writes data to
|
2007-09-29 06:17:33 +00:00
|
|
|
0xe0-0xeb, so jump past that. pad_skip must then exist at an
|
|
|
|
address >= 0xec */
|
2006-12-19 11:33:53 +00:00
|
|
|
b pad_skip
|
|
|
|
|
|
|
|
.space 60*4
|
|
|
|
|
|
|
|
pad_skip:
|
2007-09-29 06:17:33 +00:00
|
|
|
#endif /* IPOD_ARCH */
|
2006-12-19 11:33:53 +00:00
|
|
|
|
|
|
|
|
|
|
|
/* 2 - Jump both CPU and COP there */
|
|
|
|
ldr pc, =start_loc /* jump to the relocated start_loc: */
|
2007-09-09 11:20:20 +00:00
|
|
|
#endif /* E200R_INSTALLER */
|
2006-12-19 11:33:53 +00:00
|
|
|
|
|
|
|
start_loc:
|
|
|
|
/* Find out which processor we are */
|
|
|
|
ldr r0, =PROC_ID
|
2007-09-29 06:17:33 +00:00
|
|
|
ldrb r0, [r0]
|
2006-12-19 11:33:53 +00:00
|
|
|
cmp r0, #0x55
|
|
|
|
beq cpu
|
2007-09-29 06:17:33 +00:00
|
|
|
|
|
|
|
cop:
|
2006-12-19 11:33:53 +00:00
|
|
|
/* put us (co-processor) to sleep */
|
2007-09-29 06:17:33 +00:00
|
|
|
ldr r0, =COP_CTRL
|
|
|
|
mov r1, #SLEEP
|
|
|
|
str r1, [r0]
|
2007-11-27 01:20:26 +00:00
|
|
|
nop
|
|
|
|
nop
|
|
|
|
|
|
|
|
/* Invalidate cache */
|
|
|
|
mov r0, #1
|
|
|
|
bl cache_op
|
2006-12-19 11:33:53 +00:00
|
|
|
|
|
|
|
ldr r0, =startup_loc
|
|
|
|
ldr pc, [r0]
|
|
|
|
|
|
|
|
cpu:
|
|
|
|
/* Wait for COP to be sleeping */
|
2007-09-29 06:17:33 +00:00
|
|
|
ldr r0, =COP_STATUS
|
2006-12-19 11:33:53 +00:00
|
|
|
1:
|
2007-09-29 06:17:33 +00:00
|
|
|
ldr r1, [r0]
|
2007-11-27 01:20:26 +00:00
|
|
|
tst r1, #COPSLEEPING
|
2006-12-19 11:33:53 +00:00
|
|
|
beq 1b
|
|
|
|
|
|
|
|
/* Initialise bss section to zero */
|
2007-09-29 06:17:33 +00:00
|
|
|
ldr r0, =_edata
|
|
|
|
ldr r1, =_end
|
|
|
|
mov r2, #0
|
2006-12-19 11:33:53 +00:00
|
|
|
1:
|
2007-09-29 06:17:33 +00:00
|
|
|
cmp r1, r0
|
|
|
|
strhi r2, [r0], #4
|
2006-12-19 11:33:53 +00:00
|
|
|
bhi 1b
|
|
|
|
|
|
|
|
/* Set up some stack and munge it with 0xdeadbeef */
|
|
|
|
ldr sp, =stackend
|
2007-09-29 06:17:33 +00:00
|
|
|
ldr r0, =stackbegin
|
|
|
|
ldr r1, =0xdeadbeef
|
2006-12-19 11:33:53 +00:00
|
|
|
1:
|
2007-09-29 06:17:33 +00:00
|
|
|
cmp sp, r0
|
|
|
|
strhi r1, [r0], #4
|
2006-12-19 11:33:53 +00:00
|
|
|
bhi 1b
|
|
|
|
|
|
|
|
/* execute the loader - this will load an image to 0x10000000 */
|
|
|
|
bl main
|
|
|
|
|
2007-09-29 06:17:33 +00:00
|
|
|
/* store actual startup location returned by main() */
|
2006-12-19 11:33:53 +00:00
|
|
|
ldr r1, =startup_loc
|
|
|
|
str r0, [r1]
|
|
|
|
|
2007-11-27 01:20:26 +00:00
|
|
|
/* flush cache */
|
|
|
|
mov r0, #0
|
|
|
|
bl cache_op
|
2006-12-19 11:33:53 +00:00
|
|
|
|
|
|
|
/* Wake up the coprocessor before executing the firmware */
|
2007-09-29 06:17:33 +00:00
|
|
|
ldr r0, =COP_CTRL
|
|
|
|
mov r1, #WAKE
|
|
|
|
str r1, [r0]
|
2006-12-19 11:33:53 +00:00
|
|
|
|
2009-01-10 03:21:07 +00:00
|
|
|
#if defined(SANSA_C200) || defined(PHILIPS_HDD1630)
|
2007-09-19 03:02:34 +00:00
|
|
|
/* Magic for loading the c200 OF */
|
|
|
|
ldr r0, =0xb00d10ad
|
|
|
|
mov r1, #0x700
|
|
|
|
ldr r2, =0xfff0
|
|
|
|
mov r3, #0x7
|
|
|
|
#endif
|
|
|
|
|
|
|
|
ldr r4, =startup_loc
|
|
|
|
ldr pc, [r4]
|
2006-12-19 11:33:53 +00:00
|
|
|
|
|
|
|
startup_loc:
|
|
|
|
.word 0x0
|
|
|
|
|
|
|
|
#ifdef IPOD_ARCH
|
|
|
|
.align 8 /* starts at 0x100 */
|
|
|
|
.global boot_table
|
|
|
|
boot_table:
|
2007-09-29 06:17:33 +00:00
|
|
|
/* here comes the boot table, don't move its offset - preceding
|
|
|
|
code+data must stay <= 256 bytes */
|
2006-12-19 11:33:53 +00:00
|
|
|
.space 400
|
|
|
|
#endif
|
2007-11-27 01:20:26 +00:00
|
|
|
|
|
|
|
cache_op:
|
|
|
|
ldr r2, =CACHE_CTRL
|
|
|
|
ldr r1, [r2]
|
|
|
|
tst r1, #CACHE_ENAB
|
|
|
|
bxeq lr
|
|
|
|
cmp r0, #0
|
|
|
|
#ifdef CPU_PP502x
|
|
|
|
ldr r0, =0xf000f044
|
|
|
|
ldr r1, [r0]
|
|
|
|
orrne r1, r1, #0x6
|
|
|
|
orreq r1, r1, #0x2
|
|
|
|
str r1, [r0]
|
|
|
|
1:
|
|
|
|
ldr r1, [r2]
|
|
|
|
tst r1, #0x8000
|
|
|
|
bne 1b
|
|
|
|
#elif CONFIG_CPU == PP5002
|
|
|
|
ldrne r0, =0xf0004000
|
|
|
|
ldreq r0, =0xf000c000
|
|
|
|
add r1, r0, #0x2000
|
|
|
|
mov r2, #0
|
|
|
|
1:
|
|
|
|
cmp r1, r0
|
|
|
|
strhi r2, [r0], #16
|
|
|
|
bhi 1b
|
|
|
|
#endif /* CPU type */
|
|
|
|
bx lr
|
|
|
|
|