2007-09-21 09:06:02 +00:00
|
|
|
/*
|
|
|
|
* SPI interface driver for the DM320 SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2007 shirour <mrobefan@gmail.com>
|
|
|
|
* Copyright (C) 2007 Catalin Patulea <cat@vv.carleton.ca>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
|
|
|
|
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
|
|
|
|
* NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
|
|
* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
|
|
|
|
* USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
|
|
|
|
* ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|
|
|
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along
|
|
|
|
* with this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
* 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
*/
|
2007-10-01 05:27:43 +00:00
|
|
|
#include "kernel.h"
|
2007-09-21 09:06:02 +00:00
|
|
|
#include "system.h"
|
2007-10-01 05:27:43 +00:00
|
|
|
#include "spi.h"
|
|
|
|
|
|
|
|
#define GIO_TS_ENABLE (1<<2)
|
|
|
|
#define GIO_RTC_ENABLE (1<<12)
|
2007-11-02 05:07:52 +00:00
|
|
|
#define GIO_BL_ENABLE (1<<13)
|
2008-04-24 20:08:28 +00:00
|
|
|
#define GIO_LCD_ENABLE (1<<5)
|
2007-10-01 05:27:43 +00:00
|
|
|
|
2008-01-18 13:12:33 +00:00
|
|
|
struct mutex spi_mtx;
|
2007-09-21 09:06:02 +00:00
|
|
|
|
2007-10-01 05:27:43 +00:00
|
|
|
struct SPI_info {
|
|
|
|
volatile unsigned short *setreg;
|
|
|
|
volatile unsigned short *clrreg;
|
|
|
|
int bit;
|
2009-06-24 04:17:15 +00:00
|
|
|
bool idle_low;
|
|
|
|
char divider;
|
2007-10-01 05:27:43 +00:00
|
|
|
};
|
2008-04-24 20:08:28 +00:00
|
|
|
|
2007-10-01 05:27:43 +00:00
|
|
|
struct SPI_info spi_targets[] =
|
|
|
|
{
|
2008-05-14 18:55:19 +00:00
|
|
|
#ifndef CREATIVE_ZVx
|
2009-06-24 04:17:15 +00:00
|
|
|
[SPI_target_TSC2100] = { &IO_GIO_BITCLR1, &IO_GIO_BITSET1,
|
|
|
|
GIO_TS_ENABLE, true, 0x07},
|
|
|
|
/* RTC seems to have timing problems if the CLK idles low */
|
|
|
|
[SPI_target_RX5X348AB] = { &IO_GIO_BITSET0, &IO_GIO_BITCLR0,
|
|
|
|
GIO_RTC_ENABLE, false, 0x3F},
|
|
|
|
/* This appears to work properly idleing low, idling high is very glitchy */
|
|
|
|
[SPI_target_BACKLIGHT] = { &IO_GIO_BITCLR1, &IO_GIO_BITSET1,
|
|
|
|
GIO_BL_ENABLE, true, 0x07},
|
2008-04-24 20:08:28 +00:00
|
|
|
#else
|
2009-06-24 04:17:15 +00:00
|
|
|
[SPI_target_LTV250QV] = { &IO_GIO_BITCLR2, &IO_GIO_BITSET2,
|
|
|
|
GIO_LCD_ENABLE, true, 0x07},
|
2008-04-24 20:08:28 +00:00
|
|
|
#endif
|
2007-10-01 05:27:43 +00:00
|
|
|
};
|
|
|
|
|
2008-04-24 20:08:28 +00:00
|
|
|
#define IO_SERIAL0_XMIT (0x100)
|
|
|
|
#define IO_SERIAL0_MODE_SCLK (1 << 10)
|
|
|
|
|
2007-10-01 05:27:43 +00:00
|
|
|
static void spi_disable_all_targets(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
for(i=0;i<SPI_MAX_TARGETS;i++)
|
|
|
|
{
|
|
|
|
*spi_targets[i].clrreg = spi_targets[i].bit;
|
|
|
|
}
|
|
|
|
}
|
2007-09-21 09:06:02 +00:00
|
|
|
|
2007-10-01 05:27:43 +00:00
|
|
|
int spi_block_transfer(enum SPI_target target,
|
|
|
|
const uint8_t *tx_bytes, unsigned int tx_size,
|
2007-09-22 14:21:07 +00:00
|
|
|
uint8_t *rx_bytes, unsigned int rx_size)
|
2007-09-21 09:06:02 +00:00
|
|
|
{
|
2008-01-18 13:12:33 +00:00
|
|
|
mutex_lock(&spi_mtx);
|
2009-05-02 23:25:55 +00:00
|
|
|
|
2009-06-24 04:17:15 +00:00
|
|
|
IO_SERIAL0_MODE &= ~(1<<10);
|
|
|
|
IO_SERIAL0_MODE |= (spi_targets[target].idle_low << 10);
|
|
|
|
|
|
|
|
IO_SERIAL0_MODE &= ~(0xFF);
|
|
|
|
IO_SERIAL0_MODE |= spi_targets[target].divider;
|
2009-05-02 23:25:55 +00:00
|
|
|
|
2007-09-21 09:06:02 +00:00
|
|
|
/* Activate the slave select pin */
|
2009-06-24 04:17:15 +00:00
|
|
|
if(tx_size) {
|
|
|
|
IO_SERIAL0_TX_ENABLE = 0x0001;
|
|
|
|
*spi_targets[target].setreg = spi_targets[target].bit;
|
|
|
|
}
|
2007-09-21 09:06:02 +00:00
|
|
|
|
|
|
|
while (tx_size--)
|
|
|
|
{
|
|
|
|
/* Send one byte */
|
|
|
|
IO_SERIAL0_TX_DATA = *tx_bytes++;
|
|
|
|
/* Wait until transfer finished */
|
2008-04-24 20:08:28 +00:00
|
|
|
while (IO_SERIAL0_RX_DATA & IO_SERIAL0_XMIT);
|
2007-09-21 09:06:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
while (rx_size--)
|
|
|
|
{
|
|
|
|
/* Make the clock tick */
|
|
|
|
IO_SERIAL0_TX_DATA = 0;
|
|
|
|
|
|
|
|
/* Wait until transfer finished */
|
|
|
|
unsigned short data;
|
2008-04-24 20:08:28 +00:00
|
|
|
while ((data = IO_SERIAL0_RX_DATA) & IO_SERIAL0_XMIT);
|
2007-09-21 09:06:02 +00:00
|
|
|
|
|
|
|
*rx_bytes++ = data & 0xff;
|
|
|
|
}
|
|
|
|
|
2007-10-01 05:27:43 +00:00
|
|
|
*spi_targets[target].clrreg = spi_targets[target].bit;
|
|
|
|
|
2008-01-18 13:12:33 +00:00
|
|
|
mutex_unlock(&spi_mtx);
|
2007-09-21 09:06:02 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-09-22 14:21:07 +00:00
|
|
|
void spi_init(void)
|
2007-09-21 09:06:02 +00:00
|
|
|
{
|
2008-01-18 13:12:33 +00:00
|
|
|
mutex_init(&spi_mtx);
|
2009-06-24 04:17:15 +00:00
|
|
|
|
|
|
|
IO_SERIAL0_MODE = 0x2200 | 0x3F;
|
2007-09-21 09:06:02 +00:00
|
|
|
/* Enable TX */
|
|
|
|
IO_SERIAL0_TX_ENABLE = 0x0001;
|
2008-05-14 18:55:19 +00:00
|
|
|
#ifndef CREATIVE_ZVx
|
2007-09-21 09:06:02 +00:00
|
|
|
/* Set GIO 18 to output for touch screen slave enable */
|
2007-10-01 05:27:43 +00:00
|
|
|
IO_GIO_DIR1 &= ~GIO_TS_ENABLE;
|
|
|
|
/* Set GIO 12 to output for rtc slave enable */
|
|
|
|
IO_GIO_DIR0 &= ~GIO_RTC_ENABLE;
|
2009-06-24 04:17:15 +00:00
|
|
|
#endif
|
|
|
|
/* make sure only one is ever enabled at a time */
|
|
|
|
spi_disable_all_targets();
|
2008-04-24 20:08:28 +00:00
|
|
|
|
2007-09-21 09:06:02 +00:00
|
|
|
}
|