Ooops. The TMR reset must only be done when starting the timer.
git-svn-id: svn://svn.rockbox.org/rockbox/trunk@10744 a1c6a512-1295-4272-9138-f99709370657
This commit is contained in:
parent
798a8c1b76
commit
07eea49347
1 changed files with 5 additions and 4 deletions
|
@ -131,11 +131,12 @@ static bool timer_set(long cycles, bool start)
|
||||||
pfn_unregister = NULL;
|
pfn_unregister = NULL;
|
||||||
}
|
}
|
||||||
phi &= ~1; /* timer disabled at start */
|
phi &= ~1; /* timer disabled at start */
|
||||||
}
|
|
||||||
|
|
||||||
/* If it is already enabled, writing a 0 to the RST bit will clear the
|
/* If it is already enabled, writing a 0 to the RST bit will clear
|
||||||
register, so we clear RST explicitly before writing the real data. */
|
the register, so we clear RST explicitly before writing the real
|
||||||
|
data. */
|
||||||
TMR1 = 0;
|
TMR1 = 0;
|
||||||
|
}
|
||||||
|
|
||||||
/* We are using timer 1 */
|
/* We are using timer 1 */
|
||||||
TMR1 = 0x0018 | (unsigned short)phi | ((unsigned short)(prescale - 1) << 8);
|
TMR1 = 0x0018 | (unsigned short)phi | ((unsigned short)(prescale - 1) << 8);
|
||||||
|
|
Loading…
Reference in a new issue